PSELCB=0, PSELCG=0, PSELCF=0, PSCBFAH=0, PSELCH=0, PSCBFAL=0, PSELCD=0, PSCAFBH=0, PSGTRGDF=0, PSGTRGCF=0, PSGTRGCR=0, PSELCE=0, PSCBRAL=0, PSCBRAH=0, PSCAFBL=0, PSGTRGBF=0, CSTOP=0, PSGTRGAR=0, PSGTRGDR=0, PSGTRGBR=0, PSELCC=0, PSELCA=0, PSGTRGAF=0, PSCARBH=0, PSCARBL=0
General PWM Timer Stop Source Select Register
PSGTRGAR | GTETRGA Pin Rising Input Source Counter Stop Enable 0 (0): Disable counter stop on the rising edge of GTETRGA input 1 (1): Enable counter stop on the rising edge of GTETRGA input |
PSGTRGAF | GTETRGA Pin Falling Input Source Counter Stop Enable 0 (0): Disable counter stop on the falling edge of GTETRGA input 1 (1): Enable counter stop on the falling edge of GTETRGA input |
PSGTRGBR | GTETRGB Pin Rising Input Source Counter Stop Enable 0 (0): Disable counter stop on the rising edge of GTETRGB input 1 (1): Enable counter stop on the rising edge of GTETRGB input |
PSGTRGBF | GTETRGB Pin Falling Input Source Counter Stop Enable 0 (0): Disable counter stop on the falling edge of GTETRGB input 1 (1): Enable counter stop on the falling edge of GTETRGB input |
PSGTRGCR | GTETRGC Pin Rising Input Source Counter Stop Enable 0 (0): Disable counter stop on the rising edge of GTETRGC input 1 (1): Enable counter stop on the rising edge of GTETRGC input |
PSGTRGCF | GTETRGC Pin Falling Input Source Counter Stop Enable 0 (0): Disable counter stop on the falling edge of GTETRGC input 1 (1): Enable counter stop on the falling edge of GTETRGC input |
PSGTRGDR | GTETRGD Pin Rising Input Source Counter Stop Enable 0 (0): Disable counter stop on the rising edge of GTETRGD input 1 (1): Enable counter stop on the rising edge of GTETRGD input |
PSGTRGDF | GTETRGD Pin Falling Input Source Counter Stop Enable 0 (0): Disable counter stop on the falling edge of GTETRGD input 1 (1): Enable counter stop on the falling edge of GTETRGD input |
PSCARBL | GTIOCA Pin Rising Input during GTIOCB Value Low Source Counter Stop Enable 0 (0): Disable counter stop on the rising edge of GTIOCA input when GTIOCB input is 0 1 (1): Enable counter stop on the rising edge of GTIOCA input when GTIOCB input is 0 |
PSCARBH | GTIOCA Pin Rising Input during GTIOCB Value High Source Counter Stop Enable 0 (0): Disable counter stop on the rising edge of GTIOCA input when GTIOCB input is 1 1 (1): Enable counter stop on the rising edge of GTIOCA input when GTIOCB input is 1 |
PSCAFBL | GTIOCA Pin Falling Input during GTIOCB Value Low Source Counter Stop Enable 0 (0): Disable counter stop on the falling edge of GTIOCA input when GTIOCB input is 0 1 (1): Enable counter stop on the falling edge of GTIOCA input when GTIOCB input is 0 |
PSCAFBH | GTIOCA Pin Falling Input during GTIOCB Value High Source Counter Stop Enable 0 (0): Disable counter stop on the falling edge of GTIOCA input when GTIOCB input is 1 1 (1): Enable counter stop on the falling edge of GTIOCA input when GTIOCB input is 1 |
PSCBRAL | GTIOCB Pin Rising Input during GTIOCA Value Low Source Counter Stop Enable 0 (0): Disable counter stop on the rising edge of GTIOCB input when GTIOCA input is 0 1 (1): Enable counter stop on the rising edge of GTIOCB input when GTIOCA input is 0 |
PSCBRAH | GTIOCB Pin Rising Input during GTIOCA Value High Source Counter Stop Enable 0 (0): Disable counter stop on the rising edge of GTIOCB input when GTIOCA input is 1 1 (1): Enable counter stop on the rising edge of GTIOCB input when GTIOCA input is 1 |
PSCBFAL | GTIOCB Pin Falling Input during GTIOCA Value Low Source Counter Stop Enable 0 (0): Disable counter stop on the falling edge of GTIOCB input when GTIOCA input is 0 1 (1): Enable counter stop on the falling edge of GTIOCB input when GTIOCA input is 0 |
PSCBFAH | GTIOCB Pin Falling Input during GTIOCA Value High Source Counter Stop Enable 0 (0): Disable counter stop on the falling edge of GTIOCB input when GTIOCA input is 1 1 (1): Enable counter stop on the falling edge of GTIOCB input when GTIOCA input is 1 |
PSELCA | ELC_GPTA Event Source Counter Stop Enable 0 (0): Disable counter stop on ELC_GPTA input 1 (1): Enable counter stop on ELC_GPTA input |
PSELCB | ELC_GPTB Event Source Counter Stop Enable 0 (0): Disable counter stop on ELC_GPTB input 1 (1): Enable counter stop on ELC_GPTB input |
PSELCC | ELC_GPTC Event Source Counter Stop Enable 0 (0): Disable counter stop on ELC_GPTC input 1 (1): Enable counter stop on ELC_GPTC input |
PSELCD | ELC_GPTD Event Source Counter Stop Enable 0 (0): Disable counter stop on ELC_GPTD input 1 (1): Enable counter stop on ELC_GPTD input |
PSELCE | ELC_GPTE Event Source Counter Stop Enable 0 (0): Disable counter stop on ELC_GPTE input 1 (1): Enable counter stop on ELC_GPTE input |
PSELCF | ELC_GPTF Event Source Counter Stop Enable 0 (0): Disable counter stop on ELC_GPTF input 1 (1): Enable counter stop on ELC_GPTF input |
PSELCG | ELC_GPTG Event Source Counter Stop Enable 0 (0): Disable counter stop on ELC_GPTG input 1 (1): Enable counter stop on ELC_GPTG input |
PSELCH | ELC_GPTH Event Source Counter Stop Enable 0 (0): Disable counter stop on ELC_GPTH input 1 (1): Enable counter stop on ELCH event inpu |
Reserved | These bits are read as 0000000. The write value should be 0000000. |
CSTOP | Software Source Counter Stop Enable 0 (0): Disable counter stop by the GTSTP register 1 (1): Enable counter stop by the GTSTP register |